### An Efficient 2D-DCT/IDCT Architecture for Portable HEVC- Encoding

AN.Ramalakshmi<sup>1</sup>, PGScholar, Department of Electronics and communication engineering, G.prabhakaran<sup>2</sup>, Assistant professor, Department of Electronics and communication engineering.

Abstract - time period High potency Video cryptography (HEVC) codec for sensible phones, tablets, camcorders, and televisions square measure in nice demand. This would like motivates one for associate degree economical realization of separate trigonometric function remodel (DCT) and Inverse-DCT (IDCT) for HEVC separate trigonometric function remodel (DCT) is supported by most of recent video standards whole number DCT proves to be extremely advantageous in value and speed for hardware implementation This proposes a quick pipelined 2 Dimensional separate trigonometric function remodel (2D DCT) on FPGA with quantization, which might be used as a core in video compression hardware, likewise as a Verilog style. The methodologies employed in this style square measure to use extremely parallel and heavily pipelined circuits to extend throughout remaining whereas platform freelance. As a result, within the projected system, pipeline design is employed to scale back the procedure complexness of HEVC compared to the present system. in comparison to basic and existing models, the projected style with 32-point length is decrease on space economical and fewer Area-Delay product, severally It is employed in product that need a time period HEVC encoder and decoder, like transportable shopper High physics *potency* Video cryptography (HEVC) has been selected as future customary for several video cryptography and has vital performance application improvement compared to its predecessors.

### I.Introduction

As shortly mentioned in introduction, video knowledge encompasses a quite huge volume that leads in 2 vital issues. At first, an oversized cupboard space needs to be reserved so as to store a video file and second after we wish to transmit a video sequence, we tend to need large information measure to try and do thus. to raised perceive this drawback, we tend to gift an easy example. A typical video film has length roughly ninety minutes roughly.

If assumed HD resolution and framerate at thirty Federal Protective Service. then we've 1920x1080x30x3x90x60 bytes to store info for three color channels (e.g. RGB or YUV) with 8bit color depth. Thus, we want regarding 900 GB (1 TB may be a typical hard disc size) to store a typical Blu-Ray film, while not embrace audio knowledge. Now, one has to transmit this content in an exceedingly live streaming application, send 1920\*1080\*3\*30\*8 bits per second, so as to check video while not stall effects. This volume is translated into one.5 Gb/sec, which needs large information measure that's troublesome to be found in daily shopper merchandise. Finally, in step with Cisco surveys, two of three knowledge packets that are send anytime over net network, belong to video content. Consequently, we tend to understand that video compression may be a huge deal in our digital epoch and the way it directly affects our lives, as a result of video is all over among us.



#### Architectural diagram of a typical video codec

Initially, compression algorithms are often distinguished in 2 classes according the kind of elaboration that they perform on camera knowledge. the 2 classes ar referred to as lossy and lossless compressors. lossless compressors ar those who reconstructed knowledge on decoders aspect, ar precisely equal with those who inserted as input in encoder aspect. lossy compressors ar those who reconstructed knowledge, ar slightly totally different from input, in this method that

human eye cannot understand it. lossy compressors attain high compression rates and supply totally different levels of tradeoffs. between compression and reconstruction quality. each virtually video customary that's employed in merchandise, utilizes a lossy codec, therefore attaining nice compaction results. In next sections, we have a tendency to area unit showing the essential stages that fashionable video codecs utilize, so as to compress video content. A still image, is diagrammatical as a 2-D signal -in terms of signal processing- with one dimension denoting color amendment in horizontal direction and therefore the alternative dimension, color amendment in vertical. during this approach, video may be a 3-D signal, with third dimension being the temporal issue, to wit the colour amendment between completely different frames in time, as a result of video is truly a sequence of frames or still pictures. Video and compression standards, exploit spacial and temporal correlation from frames, so as to compress information. If we have a tendency to rigorously listen in standard pictures, we'll understand that some elements of the image, have concerning same intensities with others and thus image signal features a spacial correlation between completely different regions in image. In video, aside from the spacial correlation in one frame of it, completely different neighboring frames area unit terribly similar between them and then video features a temporal correlation vet. Realizing this correlation. prediction algorithms may be performed in video codecs, therefore to predict some elements of video signal, therefore don't requiring to send all data in decoder's facet. Even more, video and image codecs exploit an added attribute that's supported a property of human's eye. Human eye cannot understand high frequency changes in color, just like ear that features a restricted information measure in acoustic frequencies. So, rejecting a number of the high frequency elements, we have a tendency to cut back data, while not eye realizes this degradation, of these notions concerning frequency elements, are going to be processed any, to envision however they're translated into signal process.

# UGC Care Group I Journal Vol-12 Issue-05 No. 01 May 2022 II.LITRETURE SURVEY

G. Eason, B. Noble, and I.N. Sneddon, "On bound integrals of Lipschitz-Hankel kind involving product of stargazer functions" April 2020 As in focuses on one technical facet that's key to the widespread adoption of digital video technology that's video compression. It offers US info regarding video formats and quality, video committal to writing ideas. The ideas of H.264, its syntax, H.264 Prediction, H.264 remodel and committal to writing, and its performance are often clearly understood.

Cheng Peng, Thanh Tran, "HD video secret writing with DSP and FPGA partitioning", report, American state Instruments, July 2017.As in focuses on Image and Video compression fundamentals, completely different Video committal to writing standards like JPEG, MPEG, H.261, H.263, H.26L. Motion estimation and compensation, pre and post process, rate, distortion and quality ideas square measure mentioned here. It conjointly offers info regarding Video codec style and platforms to be used for Image and Video compression.

Pastuszak Grzgorz and Andrzej Abramowski, "Algorithm and design style of the H.265/HEVC intra encoder", IEEE Transactions on Circiuts and Systems for Video Technology, 2020.As in paper focuses on distinct circular function remodel (DCT). essentially it offers US info of DCT"s half in video compression. It tells US regarding the DCT formulae to be used, properties of DCT. Comparisons of DCT with different image transforms like Karhunen-Loeve remodel (KLT) and distinct Fourier remodel (DFT) is completed here. analysis of DCT performance employing a metaphysical approach is meted out here.

Raul Diaz, guided missile Blinstein and Sheng Qu, "Integrating HEVC Video compression with a high dynamic vary video pipeline," SMPTE Motion imaging Journal, 2019.As in paper provides an summary of the technical options of H.264/AVC, describes profiles and applications for the quality, and descriptions the history of the standardization method. the most goals of the H.264/AVC standardization effort are increased compression performance and provision

of a "network-friendly" video illustration addressing "conversational" (video telephony) and "non conversational" (storage, broadcast, or streaming) applications. Dajiang Zhou dynasty, Jinjia Zhou dynasty, Wei Fei, Satoshi Goto, "Ultra high- output VLSI design of H.265/HEVC CABAC encoder for UHDTV applications", IEEE Transactions on Circiuts and Systems for Video Technology, 2019.As in paper tells concerning Context-based adjustive variable-length cryptography (CAVLC) a brand new and vital feature of the newest video cryptography The customary. H.264/AVC. direct VLSI implementation of CAVLC changed from the standard run-length cryptography design can result in low output and utilization. during this paper, associate degree economical CAVLC style is planned. Ke Xu, Chiu-Sing Choy, Cheong-Fat Chan and Knog-Pang Pun, "Priority primarily based heading one detector in H.264/AVC decoding", EURASIP journal on Embedded System, vol. 2017.As in paper exemplify the options of the new style offer more or less a five hundredth bit-rate savings for equivalent sensory activity quality relative to the performance of previous standards (especially for a highresolution video). In HEVC video cryptography standards single part improvement won't boost the performance of codec. i.e. enhancing the attainment in every block can makes the general performance higher

# **III.EXISTING SYSTEM**

The one-dimensional N-point DCT and therefore the two-dimensional DCT over associate degree N × N block square measure mentioned as 1D-DCT and 2D-DCT severally. The solutions enforced, for the 1D-DCT square measure fixed-point architectures, that accept the work of subgenus Chen et al. particularly factorizing the 1D-DCT because the cascade of the Walsh Hadamard remodel (WHT) and a group of Givens rotations. On the opposite hand, touch upon the number DCT approximation outlined within the HEVC customary. Budagavi et al. propose a unified forward and inverse remodel unit by exploiting the symmetry within the remodel outlined within the HEVC customary. Meher et al. gift associate degree economical number DCT design, wherever the 1D-DCT core implements the partial-butterfly factoring recommended in by suggests that of 1

N/2-point DCT and one N/2  $\times$  N/2 matrix operation resorting to the Multiple Constant Multiplication (MCM) technique. Zhao et al. reduced the hardware value of the look by exploiting add-and-shift operations to represent the number DCT coefficients. In Dias et al. exploit a systolic-array primarily based style to propose a multi-standard design, that supports each H.264/AVC and HEVC number DCTs. DCT design needs to support multiple remodel sizes (i.e. N = 4, 8, 16, 32) and aims to attenuate the hardware value by exploiting resource sharing, a comparison of each actual factorizations and number approximations planned in literature for the



The extension of Loeffler's factoring to larger N values is represented. On the opposite hand, the C N<sup>II</sup> matrix are often recursively factorized by cacophonic the computation into one type-II DCT matrix of size N/2 (C\_(N/2)^II) and one type-IV DCT matrix of size N/2 (C\_(N/2)^II). Some works within the literature implement C\_(N/2)^IVby the means that of distributed matrices. different works rewrite C  $(N/2)^{IV}$  as a operate of C\_N^II to get solutions supported C\_N^II solely. The formulas to reckon the quantity of additives and multiplications as a operate of N. noted as associate and MN .. As associate example figure shows the information



Existing variable-size **1D-DCT** architecture for N = 8, 16 and 32. where wherever is a pair of and one for the accordion and therefore the Full-parallel architectures severally, L is that the range of pipeline stages and fCK is that the in operation clock frequency. it's value noting that if L is freelance of N, then the utmost sustained outturn is freelance of N in addition. especially, the case once L = zerocorresponds to the constant-throughput architectures represented in. because it will be inferred from, deep pipelining (large L), that is beneficial to cut back the crucial path of large-size DCTs, will increase the latency (i.e. 32 + L), therefore resulting in a severe T reduction. As associate degree example, considering the accordion design and L = five, the process rate of the design decreases from sixteen to thirteen.8 samples/cycle. However, highlights that multiplexers, needed to support variable-size DCTs, act as bypass components.



IV.PROJECTED SYSTEM

This proposes a versatile Transpose Memory (TM) design to support all TU sizes in HEVC. The projected metal design uses solely sixteen RAMs to transpose input of thirty two  $\times$  thirty two samples whereas compared to the thirty two RAMs that square measure conferred within the styles. The second DCT/IDCT design introduced during this design consumes lower power, space

# UGC Care Group I Journal Vol-12 Issue-05 No. 01 May 2022

and energy whereas compared to the rumored progressive others styles. It will calculate second forward/inverse DCT for all the TU sizes in HEVC. The projected design needs just one DCT/IDCT module whereas compared to the 2 DCT hardware blocks as rumored within the architectures. The projected hardware-efficient second DCT/IDCT design consumes low power, low energy, and low space as compared to the relevant progressive architectures conferred within the realm of client natural philosophy. Moreover, not like the styles shown within the progressive for cerium applications, the projected hardware will perform second 4-/8-/16-/32-point DCT/IDCT at the minimum hardware demand. moreover, the projected style reports a minimum of seventy eight less space consumption than the separate implementation of original DCT and IDCT architectures for HEVC. to boot, the projected ASIC style looks to completely satisfy the ability and space needs of the progressive implementation of ordinary HEVC chips designed for moveable cerium devices. Therefore, the ASIC implementation of this featured design for HEVC makes it extremely relevant to client natural philosophy society. Consequently, the implementation of this featured style can modify the customers to get pleasure from the multiple edges of low-area, high-speed, and extendedbattery-life moveable HEVC-compliant cerium merchandise Min Num rework Coeff, to calculate X (nOP T). Here, X (nOP T) represents the minimum needed variety of DCT-output/IDCTinput coefficients to reason n-point DCT/IDCT for the Transform-and-Quantization (TQ) block of HEVC, wherever n = four, 8, 16, and 32. The algorithmic rule determines the amount of minimum needed DCT output/IDCT-input lowfrequency coefficients required for the calculation of n-point DCT/IDCT in HEVC-Test Model (HM) code in order that the decrease in PSNR (dB) and also the increment in bit rate (Mbps) is a smaller amount than zero.15dB and 1.5%, severally. once the algorithmic rule is extended to HEVC-test-Model considerably (HM). it decreases the process overhead of the reference algorithmic rule.

Therefore, the entire coding time of hectometer code gets reduced at the most by seventeen.95% for sophistication a kind video sequences. within the algorithmic rule, the brink

for PSNR (Pth) and bitrate (Rth) square measure taken solely zero.15 sound unit less and one.015 times than P max and R min, severally. Here, dynasty P\_max and R\_min, represent the foremost PSNR and minimum bitrate reported bv hectometre code for a video sequence (I) relating to the initial reference algorithmic program, i.e., Xn = Xmax. Moreover, Pav and Rav represent the typical values of PSNR and bitrate, severally. Here, fP(Xn) and fR(Xn) represent the values of PSNR and bitrate, severally calculated for n-point DCT/IDCT at X = Xn by hectometre code. The reference quantisation parameters (QP) thoughtabout for the present rules within the algorithm, DCT-output/IDCT-input amount of the coefficients (X) needed for n-point DCT/IDCT square measure varied at the same time within the vary of Xmax to Xmin in hectometre code . whereas calculative the PSNR and bitrate for 32point DCT/IDCT, the values of Xmax and Xmin square measure thought-about to be thirty two and 0. severally. So, the amount of DCToutput/IDCT-input coefficients square measure varied at the same time from thirty two thirty two zero for 32-point DCT/IDCT. The remaining DCT-output/IDCT-input coefficients that aren't thought-about whereas computing n-point DCT/IDCT square measure created zero in hectometre code . whereas varied the coefficients from Xmax to Xmin for 32-point DCT/IDCT, the remaining algorithms of 4-, 8-, and 16-point DCT/IDCT square measure unbroken in-situ. an equivalent technique is additionally followed whereas varied the coefficients for 4-, 8-, and 16point DCT/IDCT. because the input video sequences (I) square measure varied, it's discovered that on a mean the minimum variety of needed DCT-output/IDCT-input coefficients for 4-, 8-, 16-, and 32-point DCT/IDCT square measure four, 3, 6, and 7, severally, i.e., X4OP T = 4, X8OP T = 3, X16OP T = half-dozen, and X32OP T = seven.

UGC Care Group I Journal Vol-12 Issue-05 No. 01 May 2022



То keep the input and output coefficients in sequence, the Input- and Output-Sequencing design as given in Figures and play a significant role for 2nd DCT/IDCT. The specification of the planned 2nd DCT/IDCT design, that is shown in Figure, is given in Table. Here, x(4)-x(31)=0 conveys the very fact that the input terminals x(4)-x(31) ar created zero for the calculation of 2nd 4-point DCT/IDCT. Moreover, the required 2nd 4-point DCT/IDCT output coefficients are going to be obtainable at the corresponding output ports y(0)-y(3) of the design.

#### V.RESULT AND SNAPSHOTS

The of 1D-DCT process rate the architectures is calculated considering their usage within the accordion second structure. Thus, they need been synthesized at associate degree operative frequency of 187 megacycle and 401 megacycle, for the non-pipelined and also the pipelined architectures, severally. The projected non-pipelined pipelined architectures and severally show smaller gate count and better turnout compared to the opposite state-of the art DCT implementations. above all, solely the answer projected in provides lower gate count at the expense of terribly high rate-distortion loss. space saving of concerning thirty third has been achieved by the projected non-pipelined design with regard to the simplest implementation for equal turnout. Since the projected pipelined variable-size 1D-DCT permits to speed-up the computation with regard to the non-pipelined design, it provides double turnout at the value of twenty eighth additional space, because of the implementation of pipe registers.

Table 5.1 compares the prevailing 2D-DCT with different existing architectures for HEVC in terms of technology, operative frequency (fCK), process rate, turnout (T), gate count, throughput-area quantitative relation, power consumption (P), energy-per-sample (EPS) and BD-rate for setup1 and every one Intra configuration. each pipelined and non-pipelined variable-size 1D-DCTs are wont to implement the corresponding accordion and Full-parallel 2D-DCT structures, wherever the 2 transposition buffers conferred in are used similarly. The values associated with the projected architectures visit the synthesis with Nq = seven, whereas design one MODE0 has been chosen for honest comparison with the add, since it uses a very flat 1D-DCT and provides negligible rate distortion losses. As highlighted by the magnitude relation of turnout over space and by the energy-persample metric, the projected architectures give terribly high space and power potency The design projected in achieves the simplest space potency at the price of terribly high rate-distortion performance degradation. With reference to the simplest progressive implementations within the projected second architectures supported nonpipelined variable-size 1D-DCT come through two hundredth and twenty seventh space reduction for equal turnout within the bifold and Fullparallel schemes severally. On the opposite hand, the architectures supported the pipelined 1D-DCT come through the simplest space potency for negligible losses by nearly doubling the accomplishable turnout and showing lower gate count with reference to the architectures in it. The projected second 4-/8-/16-/32-point DCT/IDCT design as conferred in Fig. eleven will calculate second DCT/IDCT for all the TU sizes as mentioned within the HEVC normal It . additionally includes MCM algorithmic program and clock gating to figure the second DCT/IDCT output coefficients. Hardware implementation of the projected architectures is applied in Verilog HDL.

Moreover, RTL implementation result matches thereupon of the HEVC hectometer software system . For model validation of the projected second DCT/IDCT hardware, the planning is enforced ANd tested on an FPGA in ninety nm CMOS technology. Table IV shows the FPGA implementation results of the projected

# UGC Care Group I Journal Vol-12 Issue-05 No. 01 May 2022

second 4-/8-/16-/32-point DCT/IDCT design. The projected second style reports important reduction (>50%) in FPGA resource utilization and Block RAMs (BRAMs) whereas compared to the separate implementation of original DCT and IDCT modules

| S.No | parameter             | Existing | Proposed |
|------|-----------------------|----------|----------|
|      |                       | Method   | Method   |
| 1    | Slice                 | 365      | 64       |
| 2.   | LuT                   | 1084     | 1053     |
| 3.   | Dff                   | 854      | 989      |
| 4    | FreQuency<br>in (MHz) | 100.526  | 711.61   |
| 5    | Power in<br>Watts     | 0.115    | 0.81     |

# **Table5.1 Comparison results**

hardware implementation The of the projected 2d 4-/8-/16-/32-point DCT/IDCT style wants alone sixteen twin port RAMs of size sixty four  $\times$  sixteen bits each and reports most operational frequency of 149.35 MHz, power dissipation of 11.23 mW, area of 100 and twenty kGates (Logic+16-SRAMs area), and energyperoutput-coefficient (EoC) of 2.34 pJ. moreover, Table shows that the projected 2d DCT/IDCT vogue reports seventy eight reduction in area consumption whereas compared to the separate implementation of DCT and IDCT modules . Therefore, the projected vogue ar typically integrated into a fundamental quantity HEVC codec for movable metal devices. Comparison of hardware of the projected 2d 4-/8-/16- /32-point DCT/IDCT style as presented in Table indicate that the projected vogue reports lowe power and smaller area as compared to the architectures. Moreover, the architectures can perform alone forward DCT and wish a minimum of thirty 2 RAMs to perform 2d transform. Thus, these designs would force some further hardware for performing arts 2D-IDCT. The architectures can perform alone 1D transform operation, and so these designs would force further hardware for implementation of 2d transform. the planning has not been designed to perform 2d IDCT. Therefore,

it's slightly lower hardware consumption than the projected vogue throughout this work. not just like the architectures presented inside the state-of theart, the projected hardware throughout this work can compute 2d DCT/IDCT operation for all TU sizes in HEVC at the minimum hardware consumption whereas supporting up to 288@4K frames-per-second. Min Num transform Coeff, to calculate. Here, represents the minimum required vary of DCT-output/IDCT-input coefficients to figure out n-point DCT/IDCT for the Transformand-Quantization (TQ) block of HEVC, where n =four, 8, 16, and 32. The algorithmic rule determines the quantity of minimum needed DCT output/IDCT-input low-frequency coefficients in HEVC-Test Model (HM) computer code in order that the decrease in PSNR (dB) and so the increment in bit rate (Mbps) may be a smaller quantity than zero.15dB and 1.5%, severally. once the algorithmic program is extended to HEVC-test-Model (HM), it significantly decreases the procedure overhead of the reference algorithmic program required for the calculation ofn-pointDCT/IDCT



Therefore, the complete cryptography time of metric long measure software gets reduced at the foremost by seventeen.95% for sophistication a form video sequences. inside the rule, the sting for PSNR (Pth) and bitrate (Rth) ar taken entirely zero.15 dB less and one.015 times than and , severally. Here represent the atmost PSNR and minimum bitrate according by hm software package package for a video sequence (I) concerning the initial reference rule, i.e., Xn = Xmax. Moreover, Pav and Rav represent the everyday values of PSNR and bitrate, severally. Here, fP (Xn) and fR(Xn) represent the values of PSNR and bitrate, severally calculated for n-point DCT/IDCT at X = Xn by hectometer software

# UGC Care Group I Journal Vol-12 Issue-05 No. 01 May 2022

package package. The reference division parameters (QP) thought-about for this rules inside the rule, the number of DCT-output/IDCTinput coefficients (X) required for n-point DCT/IDCT square measure varied at constant time inside the vary of Xmax to Xmin in hectometer software package package [30].



#### **VI.**CONCLUSION

A new design for implementation of four,8,16 and thirty two purpose 2nd number DCT for HEVC is enforced and synthesized for Vertex seven FPGA. additionally found that the enforced style consumes less range of LUTs and produces less quantity of delay therefore lead to less space Delay Product and Power Delay Product in Existing comparison to and Basic wavs. additionally 2d number DCT enforced in four,8,16 and thirty two purpose input vector. The projected design with 32-bit length is 12.2% and 9.2% space economical, additionally leads to 13.1% and 2.8% less space Delay product severally in comparison to basic and existing models. additionally pruning is applied to projected design to boost the performance which ends in fifty.78% decrease in space Delay product for 32-point number DCT. The cropped design for four,8,16 and 32 purpose number DCT architectures were synthesized.

Page | 647

# REFERENCE

 Singhadia, P. Bante, and I. Chakrabarti,
V. Sze, M. Budagavi, and G. J. Sullivan, High efficiency Video Coding: Algorithms and Architectures. CA, MA, USA: Springer, 2019.
K. Glasman, "CE Society TV: High efficiency Video cryptography (HEVC)[Society News]," IEEE Consum. Electron. Mag., vol. 6, no. 1, pp. 19–22, Jan. 2017.

3. T. Wiegand, G. J. Sullivan, G. Bjontegaard, and A. Luthra, "Overview of the H.264/AVC video cryptography customary," IEEE Trans. Circuits Syst. Video Technol., vol. 13, no. 7, pp. 560–576, July 2020.

4. K. Wiens and P. Corcoran, "RepairabilitySmackdown II: iPhone versus iPhone," IEEE Consum. Electron. Mag., vol. 3, no. 1, pp. 19–24, Mar. 2018.

5 .S. Kaur, "The revolution of pill computers and apps: a glance at rising trends," IEEE Consum. Electron. Mag., vol. 2, no. 1, pp. 36–41, Jan. 2018.

6. Y. Takemura, "The Development of Video-Camera Technologies: many inventions behind Papers, vol. 61, no. 6, pp. 1727– 1740, Gregorian calendar month 2014 video cameras ar used for digital cameras and smartphones."

7. B. Markwalter, "ATSC 3.0 Begins business Broadcasting: first IP-Based Ultrahigh-Definition TV Broadcasts on the Air," IEEE Consum. Electron. Mag., vol. 7, no. 1, pp. 125–126, Jan. 2018.

8. G. Delagi, "Harnessing technology to advance the next-generation mobile userexperience," in Proc. IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers (ISSCC), port of entry, CA, USA, Feb. 2020, pp. 18– 24.

9. E. Kalali, A. C. Mert, and I. Hamzaoglu, "A computation and energy reduction technique for HEVC distinct trigonometric function work," IEEE Trans. Consum. Electron., vol. 62, no. 2, pp. 166–174, May 2016.

# UGC Care Group I Journal Vol-12 Issue-05 No. 01 May 2022

10. E. Kalali, E. Ozcan, O. M. Yalcinkaya, and I. Hamzaoglu, "A low energy HEVC inverse work hardware," IEEE Trans. Consum. Electron., vol. 60, no. 4, pp. 754– 761, Nov. 2017.

11. C. Mert, E. Kalali, and I. Hamzaoglu, "High performance second work hardware for future video writing," IEEE Trans. Consum. Electron., vol. 63, no. 2, pp. 117–125, 2017 12."A novel algorithmic approach for economical realization of 2D-DCT design for HEVC," IEEE Trans. Consum. Electron., vol. 65, no. 3, pp. 264–273, Aug. 2019.

13. M. J. Garrido, F. Pescador, M. Chavarrias, P. J. Lobo, and C. Sanz, "A high performance FPGA-based design for the longer term video writing reconciling multiple core rework," IEEE Trans. Consum. Electron., vol. 64, no. 1, pp. 53–60, Feb. 2018.

14. M. Garrido, F. Pescador, M. Chavarr'ıas, P. Lobo, and C. Sanz, "A 2-d multiple rework processor for the versatile video writing commonplace," IEEE Trans. Consum. Electron., vol. 65, no. 3, pp. 274–283, Aug. 2019.

15. T. M. Liu et al., "A 0.76 mm2 0.22 nJ/pixel DL-assisted 4K video encoder LSI for quality-of-?pp. 1727–1740, June 2017.

16. D. Zhou et al., "An 8K H. 265/HEVC video decoder chip with a brand new system pipeline style," IEEE J. Solid-State Circuits, vol. 52, no. 1, pp. 113–126, Jan. 2017.

17. V. Britanak, P. C. Yip, and K. R. Rao, distinct circular function and circular function Transforms: General Properties, quick Algorithms and number Approximations, 1st ed. San Diego, CA, USA: Elsevier, 2017.

18. R. J. Cintra, F. M. Bayer, V. A. Coutinho, S. Kulasekera, A. Madanayake, and A. Leite, "Energy-efficient 8-point DCT approximations: theory and hardware architectures," Circuits Syst. Signal method., vol. 35, no. 11, pp. 4009–4029, Nov. 2018.

19. M. Jridi and P. K. Meher, "Scalable approximate DCT architectures for economical HEVC-compliant video writing," IEEE Trans. Circuits Syst. Video Technol., vol. 27, no. 8, pp. 1815–1825, Aug. 2017.

20. M. A. Basiri M and N. Mahammad Sk, "High performance number DCT

# UGC Care Group I Journal Vol-12 Issue-05 No. 01 May 2022

# Dogo Rangsang Research Journal ISSN : 2347-7180

architectures for HEVC," in Proc. 30th Int.Conf. VLSI Des. and sixteenth Int. Conf. Embedded Sys. (VLSID), Hyderabad, India, Jan. 2017, pp. 121–126.

21. S. Chatterjee and K. Sarawadekar, "An optimized design of HEVC core rework victimisation real-valued DCT coefficients," IEEE Trans. Circuits Syst. II: specific Briefs, vol. 65, no. 12, pp. 2052–2056, Mar. 2018.

22. U. S. Potluri, A. Madanayake, R. J. Cintra, F. M. Bayer, S. Kulasekera, and A. Edirisuriya, "Improved 8-point approximate DCT for image and video compression requiring solely fourteen additions," IEEE Trans. Circuits Syst.